

(An ISO 3297: 2007 Certified Organization) Website: <u>www.ijirset.com</u> Vol. 6, Issue 8, August 2017

# FPGA Implementation of Binary Quasi Cyclic LDPC Code with Rate 2/5

Arulmozhi M.<sup>1,</sup> Nandini G. Iyer<sup>2</sup>, Anitha M.<sup>3</sup>

Assistant Professor, Department of EEE, Rajalakshmi Engineering College, Chennai, India<sup>1</sup>

Assistant Professor, Department of EEE, Rajalakshmi Engineering College, Chennai, India<sup>2</sup>

Technical Associate, Tata Communications Limited, India<sup>3</sup>

**ABSTRACT**: LDPC (Low Density Parity Check) is a linear block code that has become one of the most attractive error correction codes due to its excellent performance and suitability in high data rate applications. These codes are specified in terms of parity check matrix (PCM) which is characterized by its sparsity. This PCM can be constructed either randomly or with structured pattern. This paper presents an overview of different PCM construction algorithms (both random and structured), software implementation of the LDPC decoder using MATLAB, and discusses about the LDPC decoder VLSI implementation using the commercial FPGA, Spartan 3E kit. The main focus is the nominal comparison between Quasi cyclic LDPC and Random LDPC in terms of area. This quasi cyclic decoder not only significantly reduces the computational complexity due to sparseness, but also the area, in comparison with random PCM.

KEYWORDS: Low Density Parity Check (LDPC), Parity Check Matrix (PCM), Sum Product Algorithm (SPA).

### I. INTRODUCTION

In recent years, one of the most challenging issues in a communication system is to send zero-error data from the sender to receiver, in order to retain the originality of data. To improve the communication system which should have error free communication Shannon proposed the creative algorithm in 1948. By using Shannon's algorithm the data was changed and transmitted without error. After that, many innovative coding techniques have been invented and implemented. Several error coding techniques have been developed in order to encode and decode the transmitted data such as convolution code, Reed Solomon, turbo code and BCH to name a few.

In the early 1960's Gallager first introduced low-density parity check (LDPC) block codes. He also proposed an iterative decoding algorithm, which could achieve low error probabilities at high data rates, at a reasonable cost.





Figure 1 shows encoding and decoding methodology of an 'i' bits communication system. The 'i' bits of original information is encoded in the transmitter block, which adds the parity and gives the j bits of modified data as a code word. The received j bits code word through the channel can be decoded to check parity and detect error.

The original 'i' bits are retrieved in decoding block without errors. The cyclic codes given by PCM in the circulant form can be decomposed into descendant quasi-cyclic codes of different lengths and rates using column-row permutations. Codes in these classes have low error-floors. Alberto J.F *et.al*, discuss how convolutional codes



(An ISO 3297: 2007 Certified Organization)

Website: www.ijirset.com

#### Vol. 6, Issue 8, August 2017

outperform block codes of the same length and a small inter-leaver size low density convolutional codes are superior to turbo codes [1]. Continuous decoding process for LDPC codes was described. Time varying and time –invariant LDPC convolution codes with low encoding and decoding complexities can be derived from block codes .LDPC convolution code can achieve good performance with low encoding and decoding complexity[2]. The performance of Quasi-cyclic LDPC block codes compares favorably with randomly generated LDPC codes for short to moderate lengths [7].

This paper has been discussed under the following sections. Section II is a brief description about PCM construction. Section III deals with the concept and working of LDPC. The algorithm for H matrix generation of Random LDPC and Quasi Cyclic LDPC are simulated and the simulation results are compared. The Hardware Implementation of generation of Random LDPC and both Quasi Cyclic LDPC is discussed in section IV. Section V covers the inferences drawn from the simulation as well as hardware implementation of both Random LDPC and Quasi Cyclic LDPC in terms of performance over AWGN channel.

### **II. PCM CONSTRUCTION**

This section describes the random and structured quasi cyclic construction of PCM in terms of sparseness. The random matrix mostly ensembles block length, rank and rate. An algorithm is followed to fulfil the design requirements. A random H matrix with dimensions of rate 1/2 as in (324, 648) code, will have all rows to be linearly independent. Likewise matrix can be constructed for different rate and block length. If the rate is 2/5, the sparsity of random matrix is as shown in Fig 2.1



Fig 2.1 Sparse pattern for random matrix

The above Sparsity plot is obtained for randomly generated matrix for block length 1050. The matrix size is 525\*1050. Number of non zero elements in randomly generated matrix is 220249. Density of matrix is defined as the ratio of number of non zero elements of the matrix to the total number of elements in the full matrix.

Density of matrix =  $\frac{\text{Number of non zero elements of the matrix}}{\text{Total number of elements in the full matrix}}$ 

Density of matrix = 0.3



(An ISO 3297: 2007 Certified Organization)

Website: www.ijirset.com

#### Vol. 6, Issue 8, August 2017

The random matrix construction provides complexity in computation and takes more area. In order to overcome such difficulty, structured method of matrix construction was realized. They have control over the number of non zero elements, thereby complexity in both area and computation can be reduced.

Quasi cyclic block codes can be constructed using multiplicative groups in term of integers mod m to refer to the number of circulations of identity matrices that construct various H matrix with a variety of length and rates. The construction starts by choosing a prime number m (i.e. GF (2)), the element from 0 to m - 1 form a field under addition and multiplication (mod m). Thus the nonzero elements of this field represent a cyclic multiplicative group. 'a' and 'b' are chosen to be nonzero elements with order of K and J respectively. And then form the P matrix with dimensions of J × K with elements from GF(m) as the following:

$$P = \begin{bmatrix} 1 & a & a^2 & \cdots & a^{k-1} \\ b & ab & a^2b & \cdots & a^{k-1}b \\ \vdots & \vdots & \ddots & \cdots & \cdots \\ b^{j-1} & ab^{j-1} & a^2b^{j-1} & \cdots & a^{k-1}b^{j-1} \end{bmatrix}$$

Then a  $(Jm \times Km)$  H matrix is constructed by having  $m \times m$  identity matrices (Ix) inserted with their rows circularly shifted to the left by (x - 1) positions according to the values of P matrix as the follows:

- The number of circulations of identity matrices that construct various H matrix with a variety of length and rates.
- The construction starts by choosing a prime number m (i.e., GF (2)), the element from 0 to m 1 form a field under addition and multiplication (mod m).
- Thus the nonzero elements of this field represent a cyclic multiplicative group.
- a and b are chosen to be nonzero elements with order of K and J respectively. And then form the P matrix with dimensions of  $J \times K$  with elements from GF(m) as shown in the matrix below:

|     | [ <i>1</i> | Ia                  | $I_{\alpha^2}$   |      | $I_{a^{k-1}}$ |
|-----|------------|---------------------|------------------|------|---------------|
| H = | Iα         | $I_{ab}$            | $I_{\alpha^2 b}$ | •••• | Iak-1b        |
|     |            | _ 1                 | . N              |      | <u>.</u>      |
|     | $I_{2j-1}$ | L <sub>abj</sub> -1 | $I_{0}^{2} = 1$  |      |               |

- The rate R of the constructed code is up to 1 J/K due to the independence between some of resulting rows of H matrix.
- The number of '1's in columns and rows is J and K in sequence; this makes it a regular LDPC code.
- The construction also can be extended to use nonprime integers with some modifications to sustain the regularity of the H matrix.

The sparsity plot for Quasi cyclic block length 1050 is shown in fig 3. The matrix size is 525\*1050. Number of non zero elements in Quasi cyclic constructed matrix is 2100. Density of matrix is defined as the ratio of number of non zero elements of the matrix to the total number of elements in the full matrix.

Density of matrix =  $\frac{\text{Number of non zero elements of the matrix}}{\text{Total number of elements in the full matrix}}$ 

= 0.0038

By analysing the sparsity plots, we infer that the quasi cyclic matrix pattern has least density value, there by the Sparsity of non zero elements is wide spread and the number elements involved in computation reduces, there by complexity in hardware can be reduced.



(An ISO 3297: 2007 Certified Organization)

Website: <u>www.ijirset.com</u>

Vol. 6, Issue 8, August 2017



Fig. 2.2 Sparse pattern for quasi cyclic

### **III. SIMULATION RESULTS**

The simulation has been performed using MATLAB R2013a. The LDPC code parameters and specifications used in the performance simulations are as follows:

- Code length 1050
- Matrix size 525 × 1050
- Rate 2/5
- SPA
- Column weight (w<sub>c</sub>) of 3
- 10 iterations

The BER vs  $Eb/N_0$  performance comparison curve between random and quasi cyclic codes are shown in Fig.3.1. Clearly quasi cyclic codes shows better BER performance when compared to random codes.



(An ISO 3297: 2007 Certified Organization)

Website: <u>www.ijirset.com</u>

Vol. 6, Issue 8, August 2017



Fig. 3.1 Performance graph of random and quasi cyclic

| wave - default   |        |         |         |         | * |
|------------------|--------|---------|---------|---------|---|
| Messaj           | ges    | 1       |         |         |   |
| /dpc/dk          | 1      |         |         |         |   |
| /dpc/reset       | 0      |         |         |         |   |
| D-* /dpc/z_in    | 101101 | 101101  |         |         |   |
| D- / Adpc/z_out  | 101110 | 000000  | 101110  |         |   |
| D- // Adpc/noise | 000011 | 000011  |         |         |   |
| C> /dpc/h1       | 100100 | 100100  |         |         |   |
| C                | 010000 | 010000  |         |         |   |
| C> /dpc/h3       | 000010 | 000010  |         |         |   |
| D- //dpc/e1      | 001001 | 001001  |         |         |   |
| C //dpc/e2       | 011001 | 011001  |         |         |   |
| D- Adpc/e3       | 011000 | 011000  |         |         |   |
| D- // Adpc/h11   | 0000   | 0000    |         |         |   |
| D- // Mpc/h12    | 0011   | 0011    |         |         |   |
| D->> /dpc/h13    | 1000   | 1000    |         |         |   |
| D- / Adpc/h14    | 0000   | 0000    |         |         |   |
| Adpc/h15         | 0100   | 0100    |         |         |   |
| D>> /dpc/h16     | 1000   | 1000    |         |         |   |
| D- //dpc/p1      | 000    | 000     |         |         |   |
| D- /dpc/p2       | 001    | 001     |         |         |   |
| C /dpc/p3        | 100    | 100     |         |         |   |
|                  | 23     | 00.05   |         |         |   |
|                  |        | 1500 ns | 2000 ns | 2500 ns |   |

Fig. 3.2 Simulation of LDPC randomly generated codes

The above figure shows the randomly generated LDPC codes decoded with Sum Product Algorithm. Here 6 bits i.e. 101101 as shown are transmitted which forms H matrix by random fixation which are represented by h1, h2, h3 and this matrix is encoded which are represented as e1,e2,e3 and the received bits are decoded with Sum Product Algorithm with the parity p1,p2,p3. The decoded output 101110 where single bit is flipped.



(An ISO 3297: 2007 Certified Organization)

Website: <u>www.ijirset.com</u> Vol. 6, Issue 8, August 2017

| wave - default  |        |         |        |        |        |        |        |             |      |
|-----------------|--------|---------|--------|--------|--------|--------|--------|-------------|------|
| Messages        |        |         | 225    |        | 0      |        | 04     |             | <br> |
| Adpc/clk        | 1      |         |        |        |        |        |        |             |      |
| /dpc/reset      | 0      |         |        |        | 2.22   |        |        | a la standy |      |
| C-<>/dpc/z_in   | 101011 | 101011  |        |        |        |        |        |             |      |
| D- //dpc/z_out  | 101011 | 000000  |        |        |        |        |        | 101011      |      |
|                 | 000011 | 000011  |        |        |        |        |        |             |      |
| C /dpc/h1       | 100000 | 100000  |        |        |        |        |        |             |      |
| D- /dpc/h2      | 000010 | 000010  |        |        |        |        |        |             |      |
| D- //dpc/h3     | 001001 | 001001  |        |        |        |        |        | -           |      |
| D- //dpc/e1     | 001011 | U 00101 | 1      |        | -      |        |        |             |      |
| D- //dpc/e2     | 001001 | UUUUUUU | 001001 |        |        |        |        |             |      |
| C               | 000000 | UUUUUU  |        | 000000 |        |        |        |             |      |
| Adpc/h11        | 0011   | U 001U  | 0011   |        |        |        |        |             |      |
| D- / Mdpc/h12   | 0100   | U 010U  | 0100   |        |        |        |        |             |      |
| C> /dpc/h13     | 0000   | U 000U  | 0000   |        | -      |        |        |             |      |
| D- Adpc/h14     | 0011   | U 001U  | 0011   |        |        |        |        |             |      |
| Adpc/h15        | 0000   | U 000U  | 0000   |        |        |        |        |             |      |
| CALC: //dpc/h16 | 1000   | U 100U  | 1000   |        |        |        |        |             |      |
| D-4 /dpc/p1     | 001    | U 001   |        |        |        |        |        |             |      |
| D - / /dpc/p2   | 010    | U 010   |        |        |        |        |        |             |      |
| D- / /dpc/p3    | 000    | U 000   |        |        |        |        |        |             |      |
| D- //dpc/p4     | 001    | U 001   |        |        |        |        |        |             |      |
| C               | 000    | U 000   |        |        |        |        |        |             |      |
| D- /dpc/p5      | 100    | U [100  |        |        | 1      |        |        |             |      |
| D- //dpc/d1     | 001001 | UUUUUUU |        |        | 001001 |        |        |             |      |
| C Adpc/d2       | 001011 | UUUUUUU |        |        |        | 001011 |        |             |      |
|                 | 101011 | UUUUUUU |        |        |        |        | 101011 |             |      |
|                 | 1.7    |         |        |        | 1      | -      | 1.44   |             |      |



This matrix is encoded which are represented as e1,e2,e3 and the received bits are decoded with Sum Product Algorithm with the parity p1,p2,p3 results in bits without any flipping ie 101011.

Fig 3.3 shows the Quasi Cyclic codes decoded with Sum Product Algorithm, where 6 bits i.e., 101011 as shown in are transmitted which forms H matrix by Quasi Cyclic fixation which are represented as h1,h2,h3.

#### IV. SYNTHESIS REPORT

The synthesis report for quasi cyclic and random codes is shown in table 4.1. The inference obtained from the synthesis report is that the constructed QC requires less number of registers, LUTs and FFs when compared to random LDPC codes. Hence the hardware complexity is nominal for QC.

| LOGIC UTILIZATION                 | FOR QUASI<br>CYCLIC CODES | FOR RANDOM<br>CODES |
|-----------------------------------|---------------------------|---------------------|
| Number of slice registers         | 22                        | 30                  |
| Number of LUTs                    | 15                        | 19                  |
| Number of fully used LUT-FF pairs | 14                        | 18                  |
| Number of bonded IOBs             | 14                        | 14                  |

Table 4.1 : Comparison of performance metrics for Quasi Cyclic and Random codes

#### V HARDWARE IMPLEMENTATION

The binary inputs are given through UART to the reprogrammable FPGA. Two control switches are used to indicate two modes. Mode 1 is used for random LDPC codes. Mode 2 is used for Quasi cyclic LDPC codes. After the input is fed, it is decoded using Sum Product Algorithm and the result is viewed on the LCD display. The number of iterations can be increased in order to obtain error free output.



(An ISO 3297: 2007 Certified Organization) Website: <u>www.ijirset.com</u> Vol. 6, Issue 8, August 2017



Fig 5.1 Experimental set up

### VI. CONCLUSION

Binary QC LDPC has better decoding performance compared to random binary QC LDPC with block length 1050 of 2/5. The simulation results show that the constructed binary QC codes perform well over AWGN channel using Sum Product Algorithm Decoding. The proposed architecture for a (3, 6) code length is a framework model based on solely communicating the messages between the check node unit and the variable node unit. The architecture is designed for both random and Quasi cyclic codes with rate ½. The designed logic is verified with the behavioural simulation and synthesized. The parameters like area are also evaluated with respect to the targeted Spartan device. The analysis can be extended for codes of higher order Galois field and high rate. Also further BER simulations at different lengths and rates will be necessary to evaluate the stability of performance of these codes.

#### REFERENCES

- Alberto Jim enez Felström, Member, IEEE, and Kamil Sh. Zigangirov, Senior Member, IEEE, "Time-Varying Periodic Convolutional Codes With Low-Density Parity-Check Matrix," IEEE TRANSACTIONS ON INFORMATION THEORY, VOL. 45, NO. 6,1999.
- [2] Ali E. Pusane, Member, IEEE, Roxana Smarandache, Member, IEEE. "Deriving Good LDPC Convolutional Codes from LDPC Block Codes," IEEE TRANSACTIONS ON INFORMATION THEORY, VOL. 57, NO. 2, 2011.
- [3] Jinghu Chen, Ajay Dholakia, Evangelos Eleftheriou, Marc P. C. Fossorier, "Reduced-Complexity Decoding of LDPC Codes," IEEE TRANSACTIONS ON COMMUNICATIONS, VOL. 53, NO. 8, 2005.
- [4] Jingyu Kang, Qin Huang, Li Zhang, Bo Zhou, and Shu Lin. "Quasi-Cyclic LDPC Codes: An Algebraic Construction," IEEE TRANSACTIONS ON COMMUNICATIONS, VOL. 58, NO. 5, 2010.
- [5] Lan Lan, Lingqi Zeng, Ying Y. Tai, Member, IEEE, Lei Chen, Shu Lin, Life Fellow, IEEE. "Construction of Quasi-Cyclic LDPC Codes for AWGN and Binary Erasure Channels: A Finite Field Approach,"IEEE TRANSACTIONS ON INFORMATION THEORY, VOL. 53, NO. 7, 2007.
- [6] Liwei Mu, Xingcheng Liu, Member, IEEE, and Chulong Liang. "Construction of Binary LDPC Convolutional Codes Based on Finite Fields,"IEEE COMMUNICATIONS LETTERS, VOL. 16, NO. 6, 2012.
- [7] R. M. Tanner, D. Sridhara, A. Sridharan, T. E. Fuja, and D. J. Costello, Jr., "LDPC block and convolutional codes based on circulant matrices," IEEE TRANS. INF. THEORY, VOL. IT-50, NO. 12, PP. 2966–2984, 2004.
- [8] Xingcheng Liu, Weibo Zhang, and Zhiyong Fan. "Construction of Quasi-Cyclic LDPC Codes and the Performance on the PR4-Equalized MRC Channel,"IEEE TRANSACTIONS ON MAGNETICS, VOL. 45, NO. 10, 2009.
- [9] Ying Yu Tai, Student Member, IEEE, Lan Lan, Lingqi Zeng, Shu Lin, "Algebraic Construction of Quasi-Cyclic LDPC Codes for the AWGN and Erasure Channels," IEEE TRANSACTIONS ON COMMUNICATIONS, VOL. 54, NO. 10, 2006.
- [10] R. M. Tanner, D. Sridhara, A. Sridharan, T. E. Fuja, and D. J. Costello, Jr., "LDPC block and convolutional codes based on circulant matrices," IEEE TRANS. INF. THEORY, VOL. IT-50, NO. 12, PP. 2966–2984, 2004.